Formal Semantics for VHDL

Formal Semantics for VHDL
Author: Carlos Delgado Kloos
Publisher: Springer Science & Business Media
Total Pages: 263
Release: 2012-12-06
Genre: Technology & Engineering
ISBN: 1461522374

Download Formal Semantics for VHDL Book in PDF, Epub and Kindle

It is recognized that formal design and verification methods are an important requirement for the attainment of high quality system designs. The field has evolved enormously during the last few years, resulting in the fact that formal design and verification methods are nowadays supported by several tools, both commercial and academic. If different tools and users are to generate and read the same language then it is necessary that the same semantics is assigned by them to all constructs and elements of the language. The current IEEE standard VHDL language reference manual (LRM) tries to define VHDL as well as possible in a descriptive way, explaining the semantics in English. But rigor and clarity are very hard to maintain in a semantics defined in this way, and that has already given rise to many misconceptions and contradictory interpretations. Formal Semantics for VHDL is the first book that puts forward a cohesive set of semantics for the VHDL language. The chapters describe several semantics each based on a different underlying formalism: two of them use Petri nets as target language, and two of them higher order logic. Two use functional concepts, and finally another uses the concept of evolving algebras. Formal Semantics for VHDL is essential reading for researchers in formal methods and can be used as a text for an advanced course on the subject.


Formal Semantics for VHDL
Language: en
Pages: 263
Authors: Carlos Delgado Kloos
Categories: Technology & Engineering
Type: BOOK - Published: 2012-12-06 - Publisher: Springer Science & Business Media

GET EBOOK

It is recognized that formal design and verification methods are an important requirement for the attainment of high quality system designs. The field has evolv
Formal Semantics and Proof Techniques for Optimizing VHDL Models
Language: en
Pages: 169
Authors: Kothanda Umamageswaran
Categories: Technology & Engineering
Type: BOOK - Published: 2012-12-06 - Publisher: Springer Science & Business Media

GET EBOOK

Written expressly for hardware designers, this book presents a formal model of VHDL clearly specifying both the static and dynamic semantics of VHDL. It provide
Formal Semantics and Proof Techniques for Optimizing VHDL Models
Language: en
Pages: 184
Authors: Kothanda Umamageswaran
Categories:
Type: BOOK - Published: 1998-11-30 - Publisher:

GET EBOOK

Formal Semantics for a Subset of VHDL and Its Use in Analysis of the FTPP Scoreboard Circuit
Language: en
Pages: 74
Formal Semantics for a Subset of VHDL and Its Use in Analysis of the Ftpp Scoreboard Circuit
Language: en
Pages: 78
Authors: National Aeronautics and Space Adm Nasa
Categories:
Type: BOOK - Published: 2018-11-06 - Publisher:

GET EBOOK

In the first part of the report, we give a detailed description of an operational semantics for a large subset of VHDL, the VHSIC Hardware Description Language.