High-Level Verification

High-Level Verification
Author: Sudipta Kundu
Publisher: Springer Science & Business Media
Total Pages: 176
Release: 2011-05-18
Genre: Technology & Engineering
ISBN: 1441993592

Download High-Level Verification Book in PDF, Epub and Kindle

Given the growing size and heterogeneity of Systems on Chip (SOC), the design process from initial specification to chip fabrication has become increasingly complex. This growing complexity provides incentive for designers to use high-level languages such as C, SystemC, and SystemVerilog for system-level design. While a major goal of these high-level languages is to enable verification at a higher level of abstraction, allowing early exploration of system-level designs, the focus so far for validation purposes has been on traditional testing techniques such as random testing and scenario-based testing. This book focuses on high-level verification, presenting a design methodology that relies upon advances in synthesis techniques as well as on incremental refinement of the design process. These refinements can be done manually or through elaboration tools. This book discusses verification of specific properties in designs written using high-level languages, as well as checking that the refined implementations are equivalent to their high-level specifications. The novelty of each of these techniques is that they use a combination of formal techniques to do scalable verification of system designs completely automatically. The verification techniques presented in this book include methods for verifying properties of high-level designs and methods for verifying that the translation from high-level design to a low-level Register Transfer Language (RTL) design preserves semantics. Used together, these techniques guarantee that properties verified in the high-level design are preserved through the translation to low-level RTL.


High-Level Verification
Language: en
Pages: 176
Authors: Sudipta Kundu
Categories: Technology & Engineering
Type: BOOK - Published: 2011-05-18 - Publisher: Springer Science & Business Media

GET EBOOK

Given the growing size and heterogeneity of Systems on Chip (SOC), the design process from initial specification to chip fabrication has become increasingly com
ASIC/SoC Functional Design Verification
Language: en
Pages: 346
Authors: Ashok B. Mehta
Categories: Technology & Engineering
Type: BOOK - Published: 2017-06-28 - Publisher: Springer

GET EBOOK

This book describes in detail all required technologies and methodologies needed to create a comprehensive, functional design verification strategy and environm
Tools and Algorithms for the Construction and Analysis of Systems
Language: en
Pages: 433
Authors: Tomáš Vojnar
Categories: Computers
Type: BOOK - Published: 2019-04-03 - Publisher: Springer

GET EBOOK

This book is Open Access under a CC BY licence. The LNCS 11427 and 11428 proceedings set constitutes the proceedings of the 25th International Conference on Too
Verification Techniques for System-Level Design
Language: en
Pages: 251
Authors: Masahiro Fujita
Categories: Computers
Type: BOOK - Published: 2010-07-27 - Publisher: Morgan Kaufmann

GET EBOOK

This book will explain how to verify SoC (Systems on Chip) logic designs using “formal and “semiformal verification techniques. The critical issue to be add
Professional Verification
Language: en
Pages: 193
Authors: Paul Wilcox
Categories: Technology & Engineering
Type: BOOK - Published: 2007-05-08 - Publisher: Springer Science & Business Media

GET EBOOK

Professional Verification is a guide to advanced functional verification in the nanometer era. It presents the best practices in functional verification used to